# MP312D S-band Phase Shifter 3.4...4 GHz



- frequency range 3.4...4 GHz
- Insertion loss 5 dB at 3.7 GHz
- phase shift range 355° (6 bit, 64 states, 5,625° step)

## Application

- communications
- radars

MP312D is a GaAs MMIC high-performance 6-bit digital phase shifter which covers a frequency range from 3.4 to 4.0 GHz. It can be used in telecommunication and radar applications. The on-chip digital control logic allows to take parallel data input. The chip based on a 0.5 µm gate length pHEMT process. The MMIC uses gold bond pads and backside metallization and it is fully protected with Silicon Nitride passivation to obtain the highest level of reliability.

### Electrical specification (T = 25 °C)

| Symbol                                | Parameter                                |      | Тур. | Max. | Unit |
|---------------------------------------|------------------------------------------|------|------|------|------|
| ΔF                                    | Frequency range                          | 3.4  | —    | 4    | GHz  |
| S21                                   | Insertion loss                           | 5.5  | 5    | —    | dB   |
| S21_Var                               | Insertion loss variation                 | —    | —    | 1.2  | dB   |
| S11                                   | Input return loss                        | 9    | —    | —    | dB   |
| S22                                   | Output return loss                       | 9    | —    | —    | dB   |
| P1dB                                  | Input power for 1 dB compression         | 20   | —    | —    | dBm  |
| $\Delta_PhS$                          | Phase shifter range                      | —    | 355  | —    | deg  |
| RMS_PhS                               | RMS phase error                          | _    | —    | 3.1  | deg  |
| RMS_S21                               | RMS amplitude error                      | —    | —    | 0.3  | dB   |
| t <sub>rise</sub> , t <sub>fall</sub> | Switching characteristics                | —    | —    | 80   | ns   |
| VSS                                   | Supply voltage for digital control logic | —    | -5.0 | —    | V    |
| VLH                                   | Control voltage high                     | +2.2 | +3.3 | +5   | V    |
| VLL                                   | Control voltage low                      | 0    | —    | +0.7 | V    |
| I_VSS                                 | DC current for digital control           | —    | —    | 5    | mA   |

#### Absolute maximum ratings

| Parametr                           | Value   | Unit |
|------------------------------------|---------|------|
| Supply voltage for digital control | -64     | V    |
| Control voltages                   | 0+5.5   | V    |
| Operating temperature              | -60+85  | C°   |
| Storage temperature                | -60+125 | C°   |

# Typical characteristics (T = 25 °C)





# **Functional diagram**



### **Control table**

| State number | Phase shift, ° | Voltage to apply on the control pads |    |    |    |    |    |
|--------------|----------------|--------------------------------------|----|----|----|----|----|
|              |                | P6                                   | P5 | P4 | P3 | P2 | P1 |
| 0 (REF)      | 0,000          | 0                                    | 0  | 0  | 0  | 0  | 0  |
| 1            | 5.625          | 0                                    | 0  | 0  | 0  | 0  | 1  |
| 2            | 11.250         | 0                                    | 0  | 0  | 0  | 1  | 0  |
| 4            | 22.500         | 0                                    | 0  | 0  | 1  | 0  | 0  |
| 8            | 45.000         | 0                                    | 0  | 1  | 0  | 0  | 0  |
| 16           | 90.000         | 0                                    | 1  | 0  | 0  | 0  | 0  |
| 32           | 180.000        | 1                                    | 0  | 0  | 0  | 0  | 0  |
| 63           | 354.375        | 1                                    | 1  | 1  | 1  | 1  | 1  |

**REMARK** 0 — low control voltage; 1 — high control voltage.

### **Mechanical data**



- Chip size 2300 × 2300 µm (before wafer dicing), thickness 100 µm;
- Bond pad dimensions are shown in the bond pad center;
- Bond pad and backside metallization: gold; RF pads are 100  $\times$  100  $\mu m.$

| Pad number | Port   | Description                                                                  |  |
|------------|--------|------------------------------------------------------------------------------|--|
| 1          | RF IN  | RF in port                                                                   |  |
| 2          | OU     | Monitor of the output voltage of the control logic <sup>1</sup>              |  |
| 3          | GND    | GND                                                                          |  |
| 4          | A1     | Control of 5.625° phase shifter bit                                          |  |
| 5          | A2     | Control of 11.25° phase shifter bit                                          |  |
| 6          | A3     | Control of 22.5° phase shifter bit                                           |  |
| 7          | VSS    | Supply of digital control logic                                              |  |
| 8          | A4     | Control of 45° phase shifter bit                                             |  |
| 9          | A5     | Control of 90° phase shifter bit                                             |  |
| 10         | A6     | Control of 180° phase shifter bit                                            |  |
| 11         | BIAS   | Reference voltage for bias generator of digital control logic <sup>1,2</sup> |  |
| 12         | REF    | Reference voltage for digital control logic <sup>1,2</sup>                   |  |
| 13         | RF OUT | RF out port                                                                  |  |

<sup>1</sup>Pad is NOT used in typical conditions.

<sup>2</sup>Possible to use an external voltage divider in addition to the integrated circuit.

#### **Application notes**

#### Mounting

The chip is back-metallized and can be die mounted with AuSn eutectic preforms or with electrically conductive epoxy. The mounting surface should be clean and flat. The 50 Ohm microstrip transmission lines on 0.127mm thick alumina thin film substrates are recommended for bringing RF to and from the chip (Figure 1). One way to accomplish this is to attach the 0.102 mm thick die to a 0.150 mm thick molybdenum heat spreader (molytab) which is then attached to the ground plane (Figure 2). Microstrip substrates should be located as close to the die as possible in order to minimize bond wire length. Typical die-to-substrate spacing is 0.1mm.

#### **Wire Bonding**

A recommendation for RF pads (1 and 13) is one wire: diameter 25  $\mu$ m, length 450  $\mu$ m. The recommendation for DC and control pads (4 to 10) is one wire: diameter 25  $\mu$ m, length 700 - 1000  $\mu$ m.

#### **Bias Arrangement**

The DC bias pad №7 needs to have a DC bypass capacitance of 100 pF as close to the device as possible.

#### **Phase Shifter Control Bias**

Digital control logic is integrated into the device to supply the necessary internal switching voltages for the phase shifter. The reference state is enabled with logic low (0V) on the control pads phase shifter (4 to 6 and 8 to 10). The binary weighted phase states are switched by logic high on the respective control pad. Control tables for phase shifter are presented higher.







Figure 2.

#### **Recommended ESD Management**

This device is susceptible to electrostatic and mechanical damage. Dies are supplied in antistatic containers, which should be opened in cleanroom conditions at an appropriately grounded antistatic workstation. Devices need careful handling using correctly designed collets, vacuum pickups or, with care, sharp tweezers.

